免费一看一级欧美-免费一区二区三区免费视频-免费伊人-免费影片-99精品网-99精品小视频

曙海教育集團(tuán)
上海:021-51875830 北京:010-51292078
西安:029-86699670 南京:4008699035
成都:4008699035 武漢:027-50767718
廣州:4008699035 深圳:4008699035
沈陽(yáng):024-31298103 石家莊:4008699035☆
全國(guó)統(tǒng)一報(bào)名免費(fèi)電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
首頁(yè) 課程表 報(bào)名 在線聊 講師 品牌 QQ聊 活動(dòng) 就業(yè)
嵌入式OS--4G手機(jī)操作系統(tǒng)
嵌入式硬件設(shè)計(jì)
Altium Designer Layout高速硬件設(shè)計(jì)
開(kāi)發(fā)語(yǔ)言/數(shù)據(jù)庫(kù)/軟硬件測(cè)試
芯片設(shè)計(jì)/大規(guī)模集成電路VLSI
其他類
 
     Design Compiler高級(jí)培訓(xùn)班(Synopsys)
   班級(jí)規(guī)模及環(huán)境--熱線:4008699035 手機(jī):15921673576( 微信同號(hào))
       每期人數(shù)限3到5人。
   上課時(shí)間和地點(diǎn)
上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號(hào)線白銀路站) 【深圳分部】:電影大廈(地鐵一號(hào)線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(hào)(中和大道) 【沈陽(yáng)分部】:沈陽(yáng)理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
最近開(kāi)課時(shí)間(周末班/連續(xù)班/晚班)
Design Compiler高級(jí)培訓(xùn)班:2020年3月16日
   實(shí)驗(yàn)設(shè)備
     ☆資深工程師授課

        
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費(fèi)推薦工作

        ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書(shū),提升您的職業(yè)資質(zhì)

        專注高端培訓(xùn)15年,端海提供的證書(shū)得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
        得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

        ★實(shí)驗(yàn)設(shè)備請(qǐng)點(diǎn)擊這兒查看★
   最新優(yōu)惠
       ◆請(qǐng)咨詢客服。
   質(zhì)量保障

        1、培訓(xùn)過(guò)程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽(tīng);
        2、培訓(xùn)結(jié)束后,授課老師留給學(xué)員聯(lián)系方式,保障培訓(xùn)效果,免費(fèi)提供課后技術(shù)支持。
        3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。

  Design Compiler高級(jí)培訓(xùn)班(Synopsys)
  課程描述

       DC是把HDL描述的電路綜合為跟工藝相關(guān)的、門級(jí)電路。并且根據(jù)用戶的設(shè)計(jì)要求,在時(shí)序和面積,時(shí)序和功耗上取得最佳的效果。在floor planning和placement和插入時(shí)鐘樹(shù)后 返回DC進(jìn)行時(shí)序驗(yàn)證。其最高版本被稱為DC Ultra。在Synopsys軟件中完整的綜合方案的核心是DC UltraTM,對(duì)所有設(shè)計(jì)而言它也是最好級(jí)別的綜合平臺(tái)。DC Ultra添加了全面的 數(shù)據(jù)通路和時(shí)序優(yōu)化技術(shù),并通過(guò)工業(yè)界的反復(fù)證明。

   課程內(nèi)容

 第一階段

       綜合的定義;ASIC design flow;Synopsys Design Compiler的介紹;Tcl/Tk 功能介紹;Synopsys technology library;Logic synthesis的過(guò)程;Synthesis 和layout的接口——LTL;Post_layout optimization;SDF文件的生成;其他高級(jí)綜合技巧與總結(jié)。

  Overview?
  
   This course covers the ASIC synthesis flow using Design Compiler -- from reading in an RTL design (Verilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries, constrain a complex design for area and timing, partition your design? hierarchy for synthesis, apply synthesis techniques to achieve area and timing closure, analyze the synthesis results, and generate output data that works with downstream layout tools. You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 4-page Job Aid which the student can refer to back at work.
  
   Objectives?
  
   At the end of this workshop the student should be able to:?
   ◆Create a setup file to specify the libraries that will be used?
   ◆Read in a hierarchical design?
   ◆Partition a design's hierarchy optimally for synthesis?
   ◆Constrain a complex design for area and timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew and net parasitics?
   ◆Select the appropriate compile flow for your project?
   ◆Execute the recommended synthesis techniques within each compile flow to achieve area and timing closure?
   ◆Perform test-ready synthesis when appropriate?
   ◆Verify the logic equivalence of a synthesized netlist to that of an RTL design?
   ◆Write DC-Tcl scripts to constrain and compile designs?
   ◆Generate and interpret timing, constraints and other debugging reports?
   ◆Understand the effect that RTL coding style can have on synthesis results?
   ◆Generate output data (netlist, timing/area constraints, physical constraints scan-def) that works with downstream physical design?or?layout tools?
  
   Audience Profile
  
   ASIC digital designers who are going to use Design Compiler to synthesize Verilog?or?VHDL RTL modules to generate gate-level netlists.
  
   Prerequisites
  
   To benefit the most from the material presented in this workshop, you should:
   ◆Understand the functionality of digital sequential and combinational logic?
   ◆Have familiarity with UNIX and a UNIX text editor of your choice?
   ◆No prior Design Compiler knowledge?or?experience is needed?
  
  第二階段
  
   Unit 1
   ◆Introduction to Synthesis
   ◆Setting Up and Saving Designs
   ◆Design and Library Objects
   ◆Area and Timing Constraints
   ◆Setting Up and Saving Designs

  • Loading Technology and Design Data
  • Design and Library Objects
  • Timing Constraints



   Unit 2
   ◆Partitioning for Synthesis
   ◆Environmental Attributes
   ◆Compile Commands
   ◆Timing Analysis
   ◆More Constraint Considerations
  

  • Compiling RTL to Gates
  • Timing Analysis


Unit 3
◆More Constraint Considerations
◆Multi-Clock Designs
◆Synthesis techniques and Flows
◆Post-Synthesis Output Data
◆Conclusion
Congestion Analysis and Optimization

Unit 4

Unit 5

Clock Tree Synthesis

Multi Scenario Optimization

?

Unit 6

Design Planning

Routing and Crosstalk

Chip Finishing and DFM

Customer Suppor

第三階段

第一部分
unit 1. Introduction to Synthesis
? Execute the basic steps of synthesis on a simple design
? Use two commands to modify the partitioning of a design
? Gain familiarity with SolvNet ,your essential resource for?
  solving your design compiler problems
unit 2. Setup, Libraries and Objects
unit 3. Partitioning for Synthesis
unit 4. DC Tcl - An Introduction

第二部分
unit 5. Timing and Area
?Constrain simple designs for area, timing and design
  rule constraints (DRC)
? Generate ,view and analyze timing and DRC reports
unit 6. Environmental Attributes
unit 7. Design Rules and Min Timing
unit 8.Timing Analysis

第三部分
unit 9.Multiple Clock/Cycle Designs
? Constrain and analyze multi-clock,
  asynchronous and multi-cycle path designs
? State several key steps that occur during a default compile?
? Enable Design Compiler to work harder in fixing design violations
? Describe some issues that surround synthesis and where to find additional information?

unit 10. Optimization

unit 11.Compile Strategies

unit 12. Before,During and After
 

   培養(yǎng)對(duì)象

        從事ASIC 設(shè)計(jì)與驗(yàn)證的工程師,希望更深入了解Design Compiler和芯片綜合(chip synthesis)技術(shù)的工程師,希望從事ASIC設(shè)計(jì)工程師的理工科背景大四學(xué)生或碩士研究生。

   入學(xué)要求

        學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識(shí):
        ◆ 對(duì)數(shù)字集成電路設(shè)計(jì)有一定理解;
        ◆ 了解Verilog/VHDL 語(yǔ)言。

主站蜘蛛池模板: 亚洲性一级理论片在线观看 | 日韩大片 | 色综合久久久久久888 | 四虎在线观看免费永久 | 精品免费tv久久久久久久 | 91在线高清视频 | 国产黄在线免费观看 | 曰韩在线视频 | 亚洲大片免费观看 | 幻女free性zozo爱 | 精品视频一二三区 | 一级一级一片免费高清 | 天堂在线观看免费观看 | 无圣光私拍一区二区三区 | 国产99久久 | 丝袜美腿视频一区二区三区 | 国产精品久热 | 91最新在线播放 | 成人在线色视频 | 99视频有精品视频免费观看 | 中文字幕在线乱码免费毛片 | 午夜羞羞视频 | 日本www色高清视频 日本www色 | 牛牛精品 | 日本久久久久久中文字幕 | 免费日韩 | 欧美在线二区 | 国产一级特黄aa级特黄裸毛片 | 成人国产第一区在线观看 | 免费视频不卡一区二区三区 | 天天操天天摸天天射 | 国产午夜亚洲精品一级在线 | 狠狠狠色丁香婷婷综合久久俺 | 久久99精品麻豆国产 | 逆天邪神第一季全集免费观看 | 成品人视频免费观看 | chinese在线播放91国内 | 青青草原91 | 亚洲a∨精品一区二区三区下载 | 亚洲欧美日韩精品久久奇米色影视 | 亚洲特黄大黄一级毛片 |